Back to Search Start Over

A 0.5–16.3 Gbps Multi-Standard Serial Transceiver With 219 mW/Channel in 16-nm FinFET.

Authors :
Erett, Marc
Hudner, James
Carey, Declan
Casey, Ronan
Geary, Kevin
Hearne, Kay
Neto, Pedro
Mallard, Thomas
Sooden, Vikas
Smyth, Mark
Frans, Yohan
Im, Jay
Upadhyaya, Parag
Zhang, Wenfeng
Lin, Winson
Xu, Bruce
Chang, Ken
Source :
IEEE Journal of Solid-State Circuits; Jul2017, Vol. 52 Issue 7, p1783-1797, 15p
Publication Year :
2017

Abstract

This paper presents a flexible-reach 0.5–16.3 Gb/s serial transceiver which is integrated into a field-programmable gate array (FPGA) and fabricated in 16-nm FinFET CMOS. The transceiver is fully adaptive to cover the FPGA requirement to support a multitude of combinations of data-rates and standards such as 10 G-KR, PCIe Gen3/4, and SFP+ across a wide range of channel loss profiles. High-performance techniques employed include a fully adaptive continuous-time linear equalizer, automatic gain control, an 11-tap decision feedback equalizer, wideband LC phase-locked loops, and a high-tracking-bandwidth clock and data recovery loop with low latency. Low-power techniques such as half-rate clocking, active inductors and data-rate programmability are employed to meet stringent power budgets at the different rates. At 16.3 Gb/s, the receiver has a jitter tolerance of >0.3UI at 100 MHz. The transceiver achieves a bit error rate < 10e − 15 with up to 28-dB loss at Nyquist. It consumes 219 mW/channel at 16.3 Gb/s. The design has robust performance across process, voltage, and temperature, and the architecture allows for a high degree of tuning to handle different system environments in deployment. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189200
Volume :
52
Issue :
7
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
123805581
Full Text :
https://doi.org/10.1109/JSSC.2017.2702711