Back to Search Start Over

Efficient Software Packet Processing on Heterogeneous and Asymmetric Hardware Architectures.

Authors :
Papadogiannaki, Eva
Koromilas, Lazaros
Vasiliadis, Giorgos
Ioannidis, Sotiris
Source :
IEEE/ACM Transactions on Networking; Jun2017, Vol. 25 Issue 3, p1593-1606, 14p
Publication Year :
2017

Abstract

Heterogeneous and asymmetric computing systems are composed by a set of different processing units, each with its own unique performance and energy characteristics. Still, the majority of current network packet processing frameworks targets only a single device (the CPU or some accelerator), leaving the rest processing resources unused and idle. In this paper, we propose an adaptive scheduling approach that supports the heterogeneous and asymmetric hardware, tailored for network packet processing applications. Our scheduler is able to respond quickly to dynamic performance fluctuations that occur at real time, such as traffic bursts, application overloads, and system changes. The experimental results show that our system is able to match the peak throughput of a diverse set of packet processing applications, while consuming up to $3.5\times$ less energy. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10636692
Volume :
25
Issue :
3
Database :
Complementary Index
Journal :
IEEE/ACM Transactions on Networking
Publication Type :
Academic Journal
Accession number :
123684934
Full Text :
https://doi.org/10.1109/TNET.2016.2642338