Back to Search Start Over

A New Quality Metric for III–V/High-k MOS Gate Stacks Based on the Frequency Dispersion of Accumulation Capacitance and the CET.

Authors :
Vais, Abhitosh
Franco, Jacopo
Martens, Koen
Lin, Dennis
Sioncke, Sonja
Putcha, Vamsi
Nyns, Laura
Mocuta, Anda
Collaert, Nadine
De Meyer, Kristin
Maes, Jan
Xie, Qi
Givens, Michael
Tang, Fu
Jiang, Xiaoqiang
Thean, Aaron
Source :
IEEE Electron Device Letters; Mar2017, Vol. 38 Issue 3, p318-321, 4p
Publication Year :
2017

Abstract

This letter proposes a metric to assess the quality of high-k dielectrics on III–V substrates and a benchmarking methodology for the gate stack qualification in the region of MOS device operation above threshold voltage, Vt . The metric is based on a capacitive equivalent thickness (CET) - normalized frequency dispersion ( \textD\mathrm {eff} ) evaluated in the accumulation region of capacitance–voltage (C–V) measurements of III–V MOS devices. D \mathrm {eff} is found to be CET independent, which allows for a preliminary assessment of the dielectric quality by using relatively thick layers. Several gate stacks, single layer or bi-layer, including those with Al2O3, and the recently reported ASM-imec interfacial layer (IL) with HfO2 are evaluated and compared against Si MOS devices. Using the proposed technique, a clear difference between the various deposition processes is observed. The results indicate that the quality of a single layer Al2O3 or a bi-layer stack of Al2O3/HfO2 on InGaAs is significantly lower compared with Si gate stacks while the ASM-imec IL yields a gate-stack with good performance on the proposed quality metric. In addition, these results correlate well with the reliability performance of the studied gate stacks. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
07413106
Volume :
38
Issue :
3
Database :
Complementary Index
Journal :
IEEE Electron Device Letters
Publication Type :
Academic Journal
Accession number :
121461968
Full Text :
https://doi.org/10.1109/LED.2017.2657794