Back to Search Start Over

Improved 64-bit Radix-16 Booth Multiplier Based on Partial Product Array Height Reduction.

Authors :
Antelo, Elisardo
Montuschi, Paolo
Nannarelli, Alberto
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers; Feb2017, Vol. 64 Issue 2, p409-418, 10p
Publication Year :
2017

Abstract

In this paper, we describe an optimization for binary radix-16 (modified) Booth recoded multipliers to reduce the maximum height of the partial product columns to \lceil n/4\rceil for n=\text{64-bit} unsigned operands. This is in contrast to the conventional maximum height of \lceil(n+1)/4\rceil$. Therefore, a reduction of one unit in the maximum height is achieved. This reduction may add flexibility during the design of the pipelined multiplier to meet the design goals, it may allow further optimizations of the partial product array reduction stage in terms of area/delay/power and/or may allow additional addends to be included in the partial product array without increasing the delay. The method can be extended to Booth recoded radix-8 multipliers, signed multipliers, combined signed/unsigned multipliers, and other values of $n$. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
15498328
Volume :
64
Issue :
2
Database :
Complementary Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
121057049
Full Text :
https://doi.org/10.1109/TCSI.2016.2561518