Back to Search
Start Over
A Single-Chip Digitally Calibrated 5.15-5.825-GHz 0.18-µm CMOS Transceiver for 802.11a Wireless LAN.
- Source :
- IEEE Journal of Solid-State Circuits; Dec2003, Vol. 38 Issue 12, p2221-2231, 11p, 14 Black and White Photographs, 14 Diagrams, 1 Chart, 8 Graphs
- Publication Year :
- 2003
-
Abstract
- The drive for cost reduction has led to the use of CMOS technology in the implementation of highly integrated radios. This paper presents a single-chip 5-GHz fully integrated direct conversion transceiver for IEEE 802.11a WLAN systems, manufactured in 0.18-µm CMOS. The IC features an innovative system architecture which takes advantage of the computing resources of the digital companion chip in order to eliminate I/Q mismatch and achieve accurately matched baseband filters. The integrated voltage-controlled oscillator and synthesizer achieve an integrated phase noise of less than 0.8° rms. The receiver has an overall noise figure of 5.2 dB and achieves sensitivity of -75 dBm at 54-Mb/s operation, both referred to the IC input. The transmit error vector magnitude is -33 dB at -5-dBm output power from the integrated power-amplifier driver amplifier. The transceiver occupies an area of 18.5 mm². [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 00189200
- Volume :
- 38
- Issue :
- 12
- Database :
- Complementary Index
- Journal :
- IEEE Journal of Solid-State Circuits
- Publication Type :
- Academic Journal
- Accession number :
- 12085202
- Full Text :
- https://doi.org/10.1109/JSSC.2003.819086