Back to Search Start Over

Optimized Design for 4H-SiC Power DMOSFET.

Authors :
Di Benedetto, L.
Licciardo, G. D.
Erlbacher, T.
Bauer, A. J.
Rubino, A.
Source :
IEEE Electron Device Letters; Nov2016, Vol. 37 Issue 11, p1454-1457, 4p
Publication Year :
2016

Abstract

An optimized tradeoff between blocking voltage and specific ON-resistance for 4H-silicon carbide power vertical double-implanted metal–oxide–semiconductor field-effect transistor (DMOSFET) is exclusively obtained as a function of doping concentration in the drift region. Based on a novel analytical model of the electric field in the gate oxide of 4H-SiC DMOSFETs, we propose a closed-form equation of the Junction FET (JFET) region width and the drift thickness as function of doping concentration without using fitting and empirical parameters to obtain the maximum figure of merit. Model results are successfully verified with TCAD numerical simulations, covering a wide range of device performances, and experimental results. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
07413106
Volume :
37
Issue :
11
Database :
Complementary Index
Journal :
IEEE Electron Device Letters
Publication Type :
Academic Journal
Accession number :
119032778
Full Text :
https://doi.org/10.1109/LED.2016.2613821