Back to Search Start Over

Efficient Probing Schemes for Fine-Pitch Pads of InFO Wafer-Level Chip-Scale Package.

Authors :
Yu-Chieh Huang
Bing-Yang Lin
Cheng-Wen Wu
Mincent Lee
Hao Chen
Hung-Chih Lin
Ching-Nen Peng
Min-Jer Wang
Source :
DAC: Annual ACM/IEEE Design Automation Conference; Jun2016, p338-343, 6p
Publication Year :
2016

Abstract

With the increasing demand of super high scale of integration and small form factor in advanced semiconductor products, especially those that integrate DRAM and logic dies, 3D IC and Wafer-Level Chip-Scale Packaging (WLCSP) are considered promising approaches. In Integrated Fan-Out (InFO) WLCSP, a large number of fine-pitch pads, where neighboring pads cannot be probed simultaneously due to insufficient pitch, are used as the contact interfaces of inter-die interconnections. If the fine-pitch pads cannot be probed, the interconnections between the pads and boundary scan cells (BSCs) cannot be tested, which can lead to higher defect level. From industrial investigation, untested finepitch pads lead to 1-2% test coverage loss. To improve the overall test coverage, in this paper, we propose a pre-bond probing methodology for fine-pitch pads of InFO WLCSP. By the proposed probing schemes, open/short faults on the interconnects between the fine-pitch pads and BSCs can be all tested by the ATE. Moreover, for short faults that only occur between adjacent pads (interconnects), we propose a grouping method to determine the test patterns at each probing stage, which can minimize the test time. We also show that our method can achieve 100% test coverage of open/short faults. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
0738100X
Database :
Complementary Index
Journal :
DAC: Annual ACM/IEEE Design Automation Conference
Publication Type :
Conference
Accession number :
116210550
Full Text :
https://doi.org/10.1145/2897937.2898015