Back to Search
Start Over
An Add-On Type Real-Time Jitter Tolerance Enhancer for Digital Communication Receivers.
- Source :
- IEEE Transactions on Very Large Scale Integration (VLSI) Systems; Mar2016, Vol. 24 Issue 3, p1092-1103, 12p
- Publication Year :
- 2016
-
Abstract
- An add-on type real-time jitter tolerance enhancer (JTE) is presented in this paper. The proposed JTE can improve high-frequency jitter tolerance (JTOL) by using a real-time phase alignment scheme. A mathematical analysis for an advanced bit error rate (BER) prediction method is also introduced. The proposed circuit is applicable to various types of receivers, such as referenceless receivers, receivers with a reference clock source, and source-synchronous receivers. The referenceless receiver with the proposed JTE achieved an out-of-band JTOL of 0.71 UI \mathrm { {pp}} at 100 MHz with < 10^\mathrm -12 BER. This is 196% higher than a conventional receiver without the JTE. The source-synchronous receiver with the proposed JTE achieved 0.92 UI \mathrm { {pp}} at 300 MHz with < 10^\mathrm -12 BER. Total core areas of the receiver and JTE are 0.19 and 0.07 mm ^\mathrm 2 in a 0.13- \mu \textm CMOS process, respectively. The power consumption of the receiver is 38 mW at 5.4 Gbit/s, and the JTE dissipates 22 mW. [ABSTRACT FROM PUBLISHER]
Details
- Language :
- English
- ISSN :
- 10638210
- Volume :
- 24
- Issue :
- 3
- Database :
- Complementary Index
- Journal :
- IEEE Transactions on Very Large Scale Integration (VLSI) Systems
- Publication Type :
- Academic Journal
- Accession number :
- 113411215
- Full Text :
- https://doi.org/10.1109/TVLSI.2015.2435026