Back to Search Start Over

A Multi-Bit Incremental ADC Based on Successive Approximation for Low Noise and High Resolution Column-Parallel Readout Circuits.

Authors :
Jo, Yun-Rae
Hong, Seong-Kwan
Kwon, Oh-Kyong
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers; Sep2015, Vol. 62 Issue 9, p2156-2166, 11p
Publication Year :
2015

Abstract

This paper proposes a multi-bit incremental analog-to-digital converter (ADC) based on successive approximation (SA) for column-parallel readout circuits. The proposed ADC suppresses the random noise and enhances the resolution by embedding the conventional SA ADC with an integrator and decimation filter. In addition, the operating speed is increased through the two-step operations of coarse conversion with the proposed ADC and fine conversion with the embedded SA ADC. A residue fitting method is adopted to adjust the residue voltage to the fine conversion range after the coarse conversion. The proposed ADC with 12-bit resolution was fabricated using a 0.13 \mum CMOS image sensor process with a pixel array that has an image format of 648 \times 488 and a pixel size of 5.6\ \mum\times 5.6\ \mum. The measured results show a random noise of 108 \muV, a dynamic range of 60.9 dB, a differential nonlinearity of +1.02/-0.34 least significant bit (LSB), and an integral nonlinearity of +0.64/-0.54 LSB. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
62
Issue :
9
Database :
Complementary Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
109243598
Full Text :
https://doi.org/10.1109/TCSI.2015.2451811