Back to Search Start Over

InAs/Si Hetero-Junction Nanotube Tunnel Transistors.

Authors :
Hanna, Amir N.
Fahad, Hossain M.
Hussain, Muhammad M.
Source :
Scientific Reports; 5/1/2015, p9843, 1p
Publication Year :
2015

Abstract

Hetero-structure tunnel junctions in non-planar gate-all-around nanowire (GAA NW) tunnel FETs (TFETs) have shown significant enhancement in 'ON' state tunnel current over their all-silicon counterpart. Here we show the unique concept of nanotube TFET in a hetero-structure configuration that is capable of much higher drive current as opposed to that of GAA NW TFETs.Through the use of inner/outer core-shell gates, a single III-V hetero-structured nanotube TFET leverages physically larger tunneling area while achieving higher driver current (I<subscript>ON</subscript>) and saving real estates by eliminating arraying requirement. Numerical simulations has shown that a 10 nm thin nanotube TFET with a 100 nm core gate has a 5×normalized output current compared to a 10 nm diameter GAA NW TFET. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
20452322
Database :
Complementary Index
Journal :
Scientific Reports
Publication Type :
Academic Journal
Accession number :
102392571
Full Text :
https://doi.org/10.1038/srep09843