Back to Search Start Over

A Heterogeneous Multicore Crypto-Processor With Flexible Long-Word-Length Computation.

Authors :
Han, Jun
Dou, Renfeng
Zeng, Lingyun
Wang, Shuai
Yu, Zhiyi
Zeng, Xiaoyang
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers; May2015, Vol. 62 Issue 5, p1372-1381, 10p
Publication Year :
2015

Abstract

A domain specific multicore processor for public-key cryptography is proposed in this paper. This processor provides flexible and efficient computation for various forms of RSA and ECC algorithms, fulfilling low-latency or high-throughput requirements of different application scenarios. By using a heterogeneous multicore architecture, the proposed processor enables high speed parallel implementations of kernel arithmetics of public-key algorithms. A long-word-length modular multiplication can be partitioned into parallel tasks executed by the high performance multipliers distributed in multiple cores. Some dedicated communication mechanisms minimize inter-core data transferring latencies of the processor. The proposed processor is implemented under TSMC 65 nm LP CMOS technology. Experimental results show that our design outperforms previous works based on varied platforms in performance, for instance, it can complete a 1024-bit RSA encryption in 0.087 ms at 960 MHz. Moreover, we also study the area reduction techniques for proposed multicore processor from the perspectives of algorithm, architecture, and circuit. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
62
Issue :
5
Database :
Complementary Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
102387224
Full Text :
https://doi.org/10.1109/TCSI.2015.2407431