Back to Search Start Over

A High-Precision On-Chip Path Delay Measurement Architecture.

Authors :
Songwei Pei
Huawei Li
Xiaowei Li
Source :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems; Sep2012, Vol. 20 Issue 9, p1565-1577, 13p
Publication Year :
2012

Abstract

In this paper, we present a novel on-chip path delay measurement architecture for efficiently detecting and debugging of delay faults in the fabricated integrated circuits. Several delay stages are employed in the proposed on-chip path delay measurement (OCDM) circuit, whose delay ranges are increased by a factor of two gradually from the last to the first delay stage. Thus, the proposed OCDM circuit can achieve a large delay measurement range with a small quantity of delay stages. A calibration circuit is incorporated into the proposed on-chip path delay measurement technique to calibrate the delay range of the delay stage under process variations. In addition, delay calibration for import lines is conducted to improve the precision of path delay measurement. Experimental results are presented to validate the proposed path delay measurement architecture. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10638210
Volume :
20
Issue :
9
Database :
Complementary Index
Journal :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Publication Type :
Academic Journal
Accession number :
101290195
Full Text :
https://doi.org/10.1109/TVLSI.2011.2161353