Back to Search Start Over

Architecture model and resource graph building algorithm for detailed FPGA architecture design.

Authors :
Li, Zhihua
Yang, Haigang
Yang, Liqun
Li, Wei
Huang, Juan
Source :
Journal of Electronics; Dec2014, Vol. 31 Issue 6, p505-512, 8p
Publication Year :
2014

Abstract

This paper addresses the issue of designing the detailed architectures of Field-Programmable Gate Arrays (FPGAs), which has a great impact on the overall performances of an FPGA in practice. Firstly, a novel FPGA architecture description model is proposed based on an easy-to-use file format known as YAML. This format permits the description of any detailed architecture of hard blocks and channels. Then a general algorithm of building FPGA resource graph is presented. The proposed model is scalable and capable of dealing with detailed architecture design and can be used in FPGA architecture evaluation system which is developed to enable detailed architecture design. Experimental results show that a maximum of 16.36% reduction in total wirelength and a maximum of 9.34% reduction in router effort can be obtained by making very little changes to detailed architectures, which verifies the necessity and effectiveness of the proposed model. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02179822
Volume :
31
Issue :
6
Database :
Complementary Index
Journal :
Journal of Electronics
Publication Type :
Academic Journal
Accession number :
100491148
Full Text :
https://doi.org/10.1007/s11767-014-4022-9