Back to Search Start Over

A Speed-Enhancing Dual-Trial Instantaneous Switching Architecture for SAR ADCs.

Authors :
He, Lin
Yang, Jiaqi
Luo, Duona
Jin, Lele
Zhang, Shuangshuang
Lin, Fujiang
Yao, Libin
Jiang, Xicheng
Source :
IEEE Transactions on Circuits & Systems. Part II: Express Briefs; Jan2015, Vol. 62 Issue 1, p26-30, 5p
Publication Year :
2015

Abstract

A single-channel asynchronous successive approximation register analog-to-digital converter with a dual-trial instantaneous switching scheme is presented in this brief. The proposed architecture uses two capacitive digital-to-analog converter (DAC) arrays to generate two possible outputs while the comparator is in the regeneration process. Two comparators are assigned to each DAC to alternately switch between the compare phase and the reset phase. Such an approach allows the overlapping of the DAC settling, the comparator reset, and the comparator regeneration, which significantly improves the conversion speed. Furthermore, the random nature of the internal channel selection converts the mismatches between both channels into wideband noise, which improves the spurious-free dynamic range. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
15497747
Volume :
62
Issue :
1
Database :
Complementary Index
Journal :
IEEE Transactions on Circuits & Systems. Part II: Express Briefs
Publication Type :
Academic Journal
Accession number :
100246352
Full Text :
https://doi.org/10.1109/TCSII.2014.2362722