Back to Search Start Over

Low temperature passivation of silicon surfaces for enhanced performance of Schottky-barrier MOSFET.

Authors :
Molina-Reyes J
Cuellar-Juarez AM
Source :
Nanotechnology [Nanotechnology] 2023 Dec 19; Vol. 35 (10). Date of Electronic Publication: 2023 Dec 19.
Publication Year :
2023

Abstract

By using a simple device architecture along with a simple process design and a low thermal-budget of a maximum of 100 °C for passivating metal/semiconductor interfaces, a Schottky barrier MOSFET device with a low subthreshold slope of 70 mV dec <superscript>-1</superscript> could be developed. This device is enabled after passivation of the metal/silicon interface (found at the source/drain regions) with ultra-thin SiO <subscript> x </subscript> films, followed by the e-beam evaporation of high- quality aluminum and by using atomic-layer deposition for HfO <subscript>2</subscript> as a gate oxide. All of these fabrication steps were designed in a sequential process so that a gate-last recipe could minimize the defect density at the aluminum/silicon and HfO <subscript>2</subscript> /silicon interfaces, thus preserving the Schottky barrier height and ultimately, the outstanding performance of the transistor. This device is fully integrated into silicon after standard CMOS-compatible processing, so that it could be easily adopted into front-end-of-line or even in back-end-of-line stages of an integrated circuit, where low thermal budget is required and where its functionality could be increased by developing additional and fast logic.<br /> (© 2023 IOP Publishing Ltd.)

Details

Language :
English
ISSN :
1361-6528
Volume :
35
Issue :
10
Database :
MEDLINE
Journal :
Nanotechnology
Publication Type :
Academic Journal
Accession number :
38035390
Full Text :
https://doi.org/10.1088/1361-6528/ad1161