Back to Search
Start Over
Hysteresis-Free Carbon Nanotube Field-Effect Transistors.
- Source :
-
ACS nano [ACS Nano] 2017 May 23; Vol. 11 (5), pp. 4785-4791. Date of Electronic Publication: 2017 May 04. - Publication Year :
- 2017
-
Abstract
- While carbon nanotube (CNT) field-effect transistors (CNFETs) promise high-performance and energy-efficient digital systems, large hysteresis degrades these potential CNFET benefits. As hysteresis is caused by traps surrounding the CNTs, previous works have shown that clean interfaces that are free of traps are important to minimize hysteresis. Our previous findings on the sources and physics of hysteresis in CNFETs enabled us to understand the influence of gate dielectric scaling on hysteresis. To begin with, we validate through simulations how scaling the gate dielectric thickness results in greater-than-expected benefits in reducing hysteresis. Leveraging this insight, we experimentally demonstrate reducing hysteresis to <0.5% of the gate-source voltage sweep range using a very large-scale integration compatible and solid-state technology, simply by fabricating CNFETs with a thin effective oxide thickness of 1.6 nm. However, even with negligible hysteresis, large subthreshold swing is still observed in the CNFETs with multiple CNTs per transistor. We show that the cause of large subthreshold swing is due to threshold voltage variation between individual CNTs. We also show that the source of this threshold voltage variation is not explained solely by variations in CNT diameters (as is often ascribed). Rather, other factors unrelated to the CNTs themselves (i.e., process variations, random fixed charges at interfaces) are a significant factor in CNT threshold voltage variations and thus need to be further improved.
Details
- Language :
- English
- ISSN :
- 1936-086X
- Volume :
- 11
- Issue :
- 5
- Database :
- MEDLINE
- Journal :
- ACS nano
- Publication Type :
- Academic Journal
- Accession number :
- 28463503
- Full Text :
- https://doi.org/10.1021/acsnano.7b01164