Back to Search Start Over

Continuous-time ΣΔ ADC with implicit variable gain amplifier for CMOS image sensor.

Authors :
Tang F
Bermak A
Abbes A
Benammar MA
Source :
TheScientificWorldJournal [ScientificWorldJournal] 2014 Feb 18; Vol. 2014, pp. 208540. Date of Electronic Publication: 2014 Feb 18 (Print Publication: 2014).
Publication Year :
2014

Abstract

This paper presents a column-parallel continuous-time sigma delta (CTSD) ADC for mega-pixel resolution CMOS image sensor (CIS). The sigma delta modulator is implemented with a 2nd order resistor/capacitor-based loop filter. The first integrator uses a conventional operational transconductance amplifier (OTA), for the concern of a high power noise rejection. The second integrator is realized with a single-ended inverter-based amplifier, instead of a standard OTA. As a result, the power consumption is reduced, without sacrificing the noise performance. Moreover, the variable gain amplifier in the traditional column-parallel read-out circuit is merged into the front-end of the CTSD modulator. By programming the input resistance, the amplitude range of the input current can be tuned with 8 scales, which is equivalent to a traditional 2-bit preamplification function without consuming extra power and chip area. The test chip prototype is fabricated using 0.18 μm CMOS process and the measurement result shows an ADC power consumption lower than 63.5 μW under 1.4 V power supply and 50 MHz clock frequency.

Subjects

Subjects :
Algorithms
Models, Theoretical

Details

Language :
English
ISSN :
1537-744X
Volume :
2014
Database :
MEDLINE
Journal :
TheScientificWorldJournal
Publication Type :
Academic Journal
Accession number :
24772012
Full Text :
https://doi.org/10.1155/2014/208540