Back to Search
Start Over
Testing Methods for PUF-Based Secure Key Storage Circuits.
- Source :
-
Journal of Electronic Testing . Oct2014, Vol. 30 Issue 5, p581-594. 14p. - Publication Year :
- 2014
-
Abstract
- Design for test is an integral part of any VLSI chip. However, for secure systems extra precautions have to be taken to prevent that the test circuitry could reveal secret information. This paper addresses secure test for Physical Unclonable Function based systems. It investigates two secure Built-In Self-Test (BIST) solutions for Fuzzy Extractor (FE) which is the main component of PUF-based systems. The schemes target high stuck-at-fault (SAF) coverage by performing scan-chain free functional testing, to prevent scan-chain abuse for attacks. The first scheme reuses existing FE blocks (for pattern generation and compression) to minimize the area overhead, while the second scheme tests all the FE blocks simultaneously to minimize the test time. The schemes are integrated in FE design and simulated; the results show that for the first test scheme, a SAF fault coverage of 95 % can be realized with no more than 47.1k clock cycles at the cost of a negligible area overhead of only 2.2 %; while for the second test scheme a SAF fault coverage of 95 % can be realized with 3.5k clock cycles at the cost of 18.6 % area overhead. Higher fault coverages are possible to realize at extra cost (i.e., either by extending the test time, or by adding extra hardware, or a combination of both). [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 09238174
- Volume :
- 30
- Issue :
- 5
- Database :
- Academic Search Index
- Journal :
- Journal of Electronic Testing
- Publication Type :
- Academic Journal
- Accession number :
- 98883132
- Full Text :
- https://doi.org/10.1007/s10836-014-5471-7