Back to Search
Start Over
Single-step glitch-free NAND-based digitally controlled delay lines using dual loops.
- Source :
-
Electronics Letters (Wiley-Blackwell) . 6/19/2014, Vol. 50 Issue 13, p930-931. 2p. 5 Diagrams, 1 Chart. - Publication Year :
- 2014
-
Abstract
- To remove glitches occurring in NAND-based digitally controlled delay lines (DCDLs), a novel glitch-free architecture is presented. Compared with the previous structures requiring multiple control steps, the proposed DCDL employs a self-delayed inner loop to remove all the glitches by applying a single-step control-code switching, reducing the control complexity remarkably without increasing the minimum delay as well as the resolution. [ABSTRACT FROM AUTHOR]
- Subjects :
- *NAND gates
*DELAY lines
*COMPUTER circuits
*COMPUTER logic
*COMPUTER architecture
Subjects
Details
- Language :
- English
- ISSN :
- 00135194
- Volume :
- 50
- Issue :
- 13
- Database :
- Academic Search Index
- Journal :
- Electronics Letters (Wiley-Blackwell)
- Publication Type :
- Academic Journal
- Accession number :
- 96695874
- Full Text :
- https://doi.org/10.1049/el.2014.0331