Back to Search Start Over

Dummy Gate-Assisted n-MOSFET Layout for a Radiation-Tolerant Integrated Circuit.

Authors :
Lee, Min Su
Lee, Hee Chul
Source :
IEEE Transactions on Nuclear Science. 7/1/2013 Part 2, Vol. 60 Issue 4, p3084-3091. 8p.
Publication Year :
2013

Abstract

A dummy gate-assisted n-type metal oxide semiconductor field effect transistor (DGA n-MOSFET) layout was evaluated to demonstrate its effectiveness at mitigating radiation-induced leakage currents in a conventional n-MOSFET. In the proposed DGA n-MOSFET layout, radiation-induced leakage currents are settled by isolating both the source and drain from the sidewall oxides using a p+ layer and dummy gates. Moreover, the dummy gates and dummy Metal-1 layers are expected to suppress the charge trapping in the sidewall oxides. The inherent structure of the DGA n-MOSFET supplements the drawbacks of the enclosed layout transistor, which is also proposed in order to improve radiation tolerance characteristics. The Vg-\rm Id simulation results of the DGA n-MOSFET layout demonstrated the effectiveness of eliminating such radiation-induced leakage current paths. Furthermore, the radiation exposure experimental results obtained with the fabricated DGA n-MOSFET layout also exhibited good performance with regard to the total ionizing dose tolerance. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
00189499
Volume :
60
Issue :
4
Database :
Academic Search Index
Journal :
IEEE Transactions on Nuclear Science
Publication Type :
Academic Journal
Accession number :
89773626
Full Text :
https://doi.org/10.1109/TNS.2013.2268390