Back to Search Start Over

High density and low leakage current based SRAM cell using 45 nm technology.

Authors :
Akashe, Shyam
Sharma, Sanjay
Source :
International Journal of Electronics. Apr2013, Vol. 100 Issue 4, p536-552. 17p.
Publication Year :
2013

Abstract

This article is based on the observation of a Complementary Metal-Oxide Semiconductor (CMOS) five-transistor Static Random Access Memory (SRAM) cell (5T SRAM cell) for very high density and low power applications. This cell retains its data with leakage current and positive feedback without refresh cycle. This 5T SRAM cell uses one word-line and one bit-line and extra read-line control. The new cell size is 21.66% smaller than a conventional six-transistor SRAM cell using the same design rules with no performance degradation. Simulation and analytical results show purposed cell has correct operation during read/write and also the delay of new cell is 70.15% smaller than a six-transistor SRAM cell. The new 5T SRAM cell contains 72.10% less leakage current with respect to the 6T SRAM memory cell using cadence 45 nm technology. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00207217
Volume :
100
Issue :
4
Database :
Academic Search Index
Journal :
International Journal of Electronics
Publication Type :
Academic Journal
Accession number :
86009788
Full Text :
https://doi.org/10.1080/00207217.2012.713023