Back to Search Start Over

Investigation of gate length and fringing field effects for program and erase efficiency in gate-all-around SONOS memory cells

Authors :
Kim, Moon-Seok
Choi, Sung-Jin
Moon, Dong-Il
Duarte, Juan P.
Kim, Sungho
Choi, Yang-Kyu
Source :
Solid-State Electronics. Jan2013, Vol. 79, p7-10. 4p.
Publication Year :
2013

Abstract

Abstract: Gate length (LG ) effects for program/erase (P/E) efficiency are investigated in a gate-all-around (GAA) SONOS structure. The experimental results show that P/E characteristics become worse at a shorter LG , and this trend is verified with numerical simulation. The down-scaling of LG gives rise to a change in the electric field in tunneling oxide and blocking oxide in the GAA–SONOS structure. For P/E efficiency, these results reveal that the fringing field via a low-k dielectric medium, which encapsulates a gate electrode as an inter-layer dielectric, favorably enhances the electric field of tunneling oxide. It also reduces the electric field of blocking oxide. Additionally, it is found that the electric field of tunneling and blocking oxide becomes more sensitive to the permittivity of the inter-layer dielectric as LG is more shortened. [Copyright &y& Elsevier]

Details

Language :
English
ISSN :
00381101
Volume :
79
Database :
Academic Search Index
Journal :
Solid-State Electronics
Publication Type :
Academic Journal
Accession number :
83653718
Full Text :
https://doi.org/10.1016/j.sse.2012.03.008