Back to Search Start Over

MODELING GATE CURRENT FOR NANO SCALE MOSFET WITH DIFFERENT GATE SPACER.

Authors :
RANA, ASHWANI K.
CHAND, NAROTTAM
KAPOOR, VINOD
Source :
Journal of Circuits, Systems & Computers. Dec2011, Vol. 20 Issue 8, p1659-1675. 17p.
Publication Year :
2011

Abstract

Dimensions of metal-oxide-semiconductor field effect transistor (MOSFET) have been scaled down for decades to maintain the performance. So, as a result of aggressive scaling, gate oxide thickness approaches its manufacturing and physically limiting value of less than 2 nm in nano regime. Under such circumstances, gate leakage (tunneling) current has become a critical problem in nano domain as compared to subthreshold leakage current. Consequently, accurate quantitative understanding of gate tunneling leakage current is very important especially in context of low power VLSI application. In this work, gate tunneling currents have been modeled including the inevitable nano scale effects for a MOSFET having different high-k dielectric spacer such as SiO2, Si3N4, Al2O3, HfO2. The gate current model is compared and contrasted with santaurus simulation results and reported experimental result to verify the accuracy of the model. The agreement found was good, thus validating the developed analytical model. It is observed that neglecting nano scale effects may lead to large error in the calculated gate current. It is found in the results that gate leakage current decreases with the increase of dielectric constant of the gate spacer. Further, it is also reported that the spacer materials impact the threshold voltage, on current, off current, drain induced barrier lowering, and subthreshold slope of the device. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02181266
Volume :
20
Issue :
8
Database :
Academic Search Index
Journal :
Journal of Circuits, Systems & Computers
Publication Type :
Academic Journal
Accession number :
70360731
Full Text :
https://doi.org/10.1142/S0218126611008006