Back to Search Start Over

Fabrication of High Aspect Ratio TSV and Assembly With Fine-Pitch Low-Cost Solder Microbump for Si Interposer Technology With High-Density Interconnects.

Authors :
Yu, Aibin
Lau, John H.
Ho, Soon Wee
Kumar, Aditya
Hnin, Wai Yin
Lee, Wen Sheng
Jong, Ming Ching
Sekhar, Vasarla Nagendra
Kripesh, Vaidyanathan
Pinjala, Damaruganath
Chen, Scott
Chan, Chien-Feng
Chao, Chun-Chieh
Chiu, Chi-Hsin
Huang, Chih-Ming
Chen, Carl
Source :
IEEE Transactions on Components, Packaging & Manufacturing Technology. Sep2011, Vol. 1 Issue 9, p1336-1344. 9p.
Publication Year :
2011

Abstract

Fabrication of high aspect ratio through silicon vias (TSVs) in a Si interposer and fine pitch solder microbumps on a top Si die is discussed in this paper. Chip stacking result of the Si interposer and the top Si die is also presented. TSVs with 25 \mum in pitch and aspect ratio higher than 10 are etched with BOSCH process. To avoid difficulties in wetting the sidewall of the TSVs, bottom-up plating method is used to fill the TSVs with Cu. In order to fill the TSVs from bottom, the TSVs are first sealed from the bottom by plated Cu with plating current of 1 A. The plated Cu is used as a seed layer and bottom-up plating is then conducted with plating current of 0.1 A. Good filling without voids or with only tiny voids has been achieved. Electroless nickel/immersion gold is plated on top of the TSVs as under bump metallurgy pads. On the top Si die, Cu pillars/Sn caps with 16 \mum in diameter and 25 \mum in pitch are fabricated with electroplating method. After chip stacking, interconnections are formed between them through the solder microbumps and the TSVs. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
21563950
Volume :
1
Issue :
9
Database :
Academic Search Index
Journal :
IEEE Transactions on Components, Packaging & Manufacturing Technology
Publication Type :
Academic Journal
Accession number :
69665507
Full Text :
https://doi.org/10.1109/TCPMT.2011.2155655