Back to Search Start Over

Characterization of device performance and reliability of high performance Ge-on-Si field-effect transistor

Authors :
Choi, Won-Ho
Oh, Jungwoo
Yoo, Ook-Sang
Han, In-Shik
Na, Min-Ki
Kwon, Hyuk-Min
Park, Byung-Suk
Majhi, P.
Tseng, H.-H.
Jammy, R.
Lee, Hi-Deok
Source :
Microelectronic Engineering. Dec2011, Vol. 88 Issue 12, p3424-3427. 4p.
Publication Year :
2011

Abstract

Abstract: Analyzed herein is the impact of Si interface passivation layer (IPL) on device performance and reliability of Ge-on-Si field-effect transistors with HfSiO/TaN gate stack. Silicon passivation technique reduced the interface trap density as well as the bulk trap density. Lower trap density obtained with Si IPL improved charge trapping characteristics and reliability under constant voltage stress. NBTI characteristics obtained with Si IPL and without Si IPL proved that Si passivation was very effective to suppress the interface/bulk trap densities and improved transport characteristics of Ge MOSFETs. [Copyright &y& Elsevier]

Details

Language :
English
ISSN :
01679317
Volume :
88
Issue :
12
Database :
Academic Search Index
Journal :
Microelectronic Engineering
Publication Type :
Academic Journal
Accession number :
67622090
Full Text :
https://doi.org/10.1016/j.mee.2009.11.019