Back to Search Start Over

Strained MOSFETs on ordered SiGe dots

Authors :
Cervenka, Johann
Kosina, Hans
Selberherr, Siegfried
Zhang, Jianjun
Hrauda, Nina
Stangl, Julian
Bauer, Guenther
Vastola, Guglielmo
Marzegalli, Anna
Montalenti, Francesco
Miglio, Leo
Source :
Solid-State Electronics. Nov2011, Vol. 65-66, p81-87. 7p.
Publication Year :
2011

Abstract

Abstract: The potential of strained DOTFET technology is demonstrated. This technology uses a SiGe island as a stressor for a Si capping layer, into which the transistor channel is integrated. The structure information of fabricated samples is extracted from atomic force microscopy (AFM) measurements. Strain on the upper surface of a 30nm thick Si layer is in the range of 0.7%, as supported by finite element calculations. The Ge content in the SiGe island is 30% on average, showing an increase towards the top of the island. Based on the extracted structure information, three-dimensional strain profiles are calculated and device simulations are performed. Up to 15% enhancement of the NMOS saturation current is predicted. [Copyright &y& Elsevier]

Details

Language :
English
ISSN :
00381101
Volume :
65-66
Database :
Academic Search Index
Journal :
Solid-State Electronics
Publication Type :
Academic Journal
Accession number :
66733237
Full Text :
https://doi.org/10.1016/j.sse.2011.06.041