Back to Search Start Over

Formal Analysis of SystemC Designs in Process Algebra.

Authors :
Hojjat, Hossein
Mousavi, Mohammad Reza
Sirjani, Marjan
Source :
Fundamenta Informaticae. 2011, Vol. 107 Issue 1, p19-42. 24p. 15 Diagrams, 1 Chart.
Publication Year :
2011

Abstract

SystemC is an IEEE standard system-level language used in hardware/software co-design and has been widely adopted in the industry. This paper describes a formal approach to verifying SystemC designs by providing a mapping to the process algebra mCRL2. Our mapping formalizes both the simulation semantics as well as exhaustive state-space exploration of SystemC designs. By exploiting the existing reduction techniques of mCRL2 and also its model-checking tools, we efficiently locate the race conditions in a system and resolve them. A tool is implemented to automatically perform the proposed mapping. This mapping and the implemented tool enabled us to exploit process-algebraic verification techniques to analyze a number of case-studies, including the formal analysis of a single-cycle and a pipelined MIPS processor specified in SystemC. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
01692968
Volume :
107
Issue :
1
Database :
Academic Search Index
Journal :
Fundamenta Informaticae
Publication Type :
Academic Journal
Accession number :
65201572
Full Text :
https://doi.org/10.3233/fi-2011-391