Back to Search Start Over

Challenges in using optical lithography for the building of a 22nm node 6T-SRAM cell

Authors :
Ercken, M.
Altamirano-Sanchez, E.
Baerts, C.
Brus, S.
De Backer, J.
Delvaux, C.
Demand, M.
Horiguchi, N.
Locorotondo, S.
Vandeweyer, T.
Veloso, A.
Verhaegen, S.
Source :
Microelectronic Engineering. May2010, Vol. 87 Issue 5-8, p993-996. 4p.
Publication Year :
2010

Abstract

Abstract: FinFET devices are one of the most promising candidates for enabling SRAM scaling beyond the 32nm technology node. This paper will describe the challenges faced when setting up the patterning processes in the front-end part of a 22nm node 6T-SRAM cell. Key in this work was achieving the required CD and profile target specs for the fin and the gate level. Also, the implant levels, though still a 450nm pitch, turned out to be more difficult than expected because of the underlying topography. All this work resulted in the first electrically functional 22nm node SRAM cell, with the contact and metal level exposed on the ASML EUV α-demo tool. [Copyright &y& Elsevier]

Details

Language :
English
ISSN :
01679317
Volume :
87
Issue :
5-8
Database :
Academic Search Index
Journal :
Microelectronic Engineering
Publication Type :
Academic Journal
Accession number :
48400856
Full Text :
https://doi.org/10.1016/j.mee.2009.11.119