Back to Search Start Over

Skewed Repeater Bus: A Low-Power Scheme for On-Chip Buses.

Authors :
Ghoneima, Maged M.
Khellah, Muhammad M.
Tschanz, James
Yibin Ye
Kurd, Nasser
Barkatullah, Javed S.
Nimmagadda, Srikanth
Ismail, Yehea
De, Vivek K.
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Aug2008, Vol. 55 Issue 7, p1904-1910. 7p. 8 Black and White Photographs, 4 Diagrams, 2 Charts, 6 Graphs.
Publication Year :
2008

Abstract

This paper purposes a bus architecture called skewed repeater bus (SRB) for reducing on-chip interconnect energy in microprocessors. By introducing a dynamic relative delay between neighboring bus lines, SRB reduces both average and worst-case coupling capacitance between those lines. SRB is compared to previously published techniques like delayed data bus (DDB) and delayed clock bus (DCB). Simulation results in 65-nm process show that bus energy reduction of 18% is achieved when SRB is applied to a real microprocessor example, versus 11% and 7% only for DDB and DCB, respectively. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
55
Issue :
7
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
34217250
Full Text :
https://doi.org/10.1109/TCSI.2008.928527