Back to Search Start Over

A High-Speed Link Layer Architecture for Low Latency and Memory Cost Reduction.

Authors :
Jaesung Lee
Hyuk-Jae Lee
Chanho Lee
Source :
Computer Journal. 2007, Vol. 50 Issue 5, p616-616. 1p.
Publication Year :
2007

Abstract

This paper presents the design and implementation of the InfiniBand link layer with special efforts made for packet latency reduction and buffer space optimization. The link layer is designed to avoid any architectural conflict while its components are executed in parallel as far as possible. For high-speed packet processing with the various quality of service supports required by InfiniBand, three candidates for packet receiving architecture are investigated. The maximum and minimum delays from an input to an output of a switch adopting each of the three candidates is estimated by mathematically modeling the switch delays. Then, the candidate architecture with the best performance is chosen, and a novel first-in first-out (FIFO) is designed to efficiently implement the chosen architecture. Simulation results show that the chosen architecture achieves the least packet latency and uses the least memory space among the three candidates. The link layer core is implemented in an InfiniBand host channel adapter system-on-chip called KINCA. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00104620
Volume :
50
Issue :
5
Database :
Academic Search Index
Journal :
Computer Journal
Publication Type :
Academic Journal
Accession number :
26417473
Full Text :
https://doi.org/10.1093/comjnl/bxm032