Back to Search Start Over

Design and evaluation of the cache coherent multistage interconnection network with temporary directory.

Authors :
Midorikawa, Takashi
Sumiyoshi, Masato
Tanabe, Yasuki
Amano, Hideharu
Source :
Electronics & Communications in Japan, Part 2: Electronics. Sep2006, Vol. 89 Issue 9, p11-23. 13p. 4 Black and White Photographs, 1 Diagram, 6 Charts, 11 Graphs.
Publication Year :
2006

Abstract

Although cache control mechanisms for use in multiprocessors that use a multistage interconnection network (MIN) as the interconnecting network have been proposed in which a directory or the cache itself is built into the switches in the MIN, the structure of the switches in these methods have been complex and there therefore remains room for improvement. Our research group has therefore proposed a MIN with directory cache switch (MINDIC) that implements cache control by only building small- capacity directory caches into the switches. This paper reports on the results of evaluating MINDIC using a clock level simulator. The results reveal that MINDIC is able to achieve a level of cache control efficiency that is equal to that of a full map directory management scheme by setting the number of entries in the MINDIC directory caches to approximately 2048 entries. The results also show that the amount of memory required for the directory can be greatly reduced by MINDIC. © 2006 Wiley Periodicals, Inc. Electron Comm Jpn Pt 2, 89(9): 11–23, 2006; Published online in Wiley InterScience (<URL>www.interscience.wiley.com</URL>). DOI 10.1002/ecjb.20301 [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
8756663X
Volume :
89
Issue :
9
Database :
Academic Search Index
Journal :
Electronics & Communications in Japan, Part 2: Electronics
Publication Type :
Academic Journal
Accession number :
21950659
Full Text :
https://doi.org/10.1002/ecjb.20301