Back to Search Start Over

Low Power Multiplier Using Approximate Adder for Error Tolerant Applications.

Authors :
Hemanth, C.
Sangeetha, R. G.
Kademani, Sagar
Shahbaz Ali, Meer
Source :
IETE Journal of Research. Sep2024, p1-11. 11p. 10 Illustrations.
Publication Year :
2024

Abstract

In embedded applications and digital signal processing systems, multipliers are crucial components. In these applications, there is an increasing need for energy-efficient circuits. We use an approximate adder for error tolerance in the computational process to improve performance and reduce power consumption. Due to human perceptual constraints, computational errors do not significantly affect applications like image, audio, and video processing. Adiabatic logic (AL), which recycles energy, can also be used to build circuits that require less energy. In this work, we propose a carry save array multiplier employing an approximate adder based on CMOS logic and clocked CMOS adiabatic logic (CCAL) to conserve power. Additionally, using a precise full adder, multiplier parameters like average power and power delay product are calculated and compared with the multiplier. We performed simulations using 180 nm technology in Cadence Virtuoso. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
03772063
Database :
Academic Search Index
Journal :
IETE Journal of Research
Publication Type :
Academic Journal
Accession number :
179571016
Full Text :
https://doi.org/10.1080/03772063.2024.2400265