Back to Search
Start Over
Characterization & Implementation of ISFET Array Chip Using 0.18μm CMOS Technology for Integrated Sensor Application.
- Source :
-
Journal of Circuits, Systems & Computers . 9/30/2024, Vol. 33 Issue 14, p1-16. 16p. - Publication Year :
- 2024
-
Abstract
- We implemented an ion-sensitive field effect transistor (ISFET) array chip comprising n-ISFET and p-ISFET for sensor application using 0.18 μ m CMOS technology. N-channel metal-oxide semiconductor (NMOS) and P-channel metal-oxide semiconductor (PMOS) ISFETs are fabricated in regular dimensions (< 8 μ m) compatible with the standard CMOS process. We implemented n-ISFET cells and p-ISFET cells of different dimensions for characterization and to observe the possible effect of scalability. Each cell also has two identical NMOS and PMOS ISFETs of standard dimension, unlike very large dimensions (> 200 μ m). We are using metals 1–6 and via together on the gate area to make it an extended or floating gate for the electrochemical sensing of ISFET. These metals are electrically floating with an intermediate dielectric. These different-size floating gate ISFETs provide different sensing areas, and the passivation Si3N4 layer is used for pH sensing without any extra post-processing measures. We observe the ISFET sensitivity and performance with the 0.18 μ m technology submicron effect. The measured results propose ISFET as a promising sensor device for portable applications. The ISFET chip dimension is 1179 μ m × 1185 μ m. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 02181266
- Volume :
- 33
- Issue :
- 14
- Database :
- Academic Search Index
- Journal :
- Journal of Circuits, Systems & Computers
- Publication Type :
- Academic Journal
- Accession number :
- 179324078
- Full Text :
- https://doi.org/10.1142/S0218126624502578