Back to Search
Start Over
An improved low‐input resistance folded‐cascode transimpedance amplifier for giga‐bit per second optical communication front‐ends.
- Source :
-
International Journal of Circuit Theory & Applications . Jun2024, Vol. 52 Issue 6, p3066-3080. 15p. - Publication Year :
- 2024
-
Abstract
- Summary: The present study is devoted to articulating a modified folded‐cascode circuit, to make folded‐cascode structures an attractive configuration as a transimpedance amplifier (TIA) for being employed in Giga‐bit per second optical communication receiver systems. Giga‐bps communication receivers are highly necessitating circuits to isolate the input parasitic capacitance of the photodiode. The present modification makes folded cascodes comparable to the famous regulated cascode (RGC) structures by isolating this parasitic capacitor almost by the same quantity. The system is shown to be capable of operating at 2.5 Gbps up to 8 Gbps data rate with a fixed bandwidth. The paper analyzes and evaluates the designed circuit mathematically, and the obtained simulated results from Cadence using TSMC 65 nm CMOS validate the suitability of the modified circuit as a TIA. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 00989886
- Volume :
- 52
- Issue :
- 6
- Database :
- Academic Search Index
- Journal :
- International Journal of Circuit Theory & Applications
- Publication Type :
- Academic Journal
- Accession number :
- 177337548
- Full Text :
- https://doi.org/10.1002/cta.3887