Back to Search Start Over

A novel time delay‐based phase‐locked loop with improved anti‐harmonic interference performance for grid synchronization.

Authors :
An, Dingguo
Yuan, Lifen
Cheng, Zhen
He, Yigang
Yin, Baiqiang
Li, Bing
Source :
International Journal of Circuit Theory & Applications. Dec2023, Vol. 51 Issue 12, p5634-5649. 16p.
Publication Year :
2023

Abstract

Summary: The time delay unit‐based PLLs (TD‐PLLs) are widely used in grid synchronization in single‐phase power systems. However, the TD‐PLL is vulnerable to frequency variations and harmonic disturbances, leading to grid synchronization failures. Analysis shows that the performance degradation is due to the inability to obtain the variation of the input signal frequency. This paper proposes a new time delay‐based phase‐locked loop called immune to double frequency component TD‐PLL (IDFC‐TD‐PLL) based on a feedback structure to accurately capture the variation of input signal frequency, which can improve the dynamic performance and the performance against harmonic interference. Simulations and experiments have evaluated the performance of the proposed phase‐locked loop, demonstrating its superior accuracy and dynamic performance compared to the phase‐locked loops referred in the paper. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00989886
Volume :
51
Issue :
12
Database :
Academic Search Index
Journal :
International Journal of Circuit Theory & Applications
Publication Type :
Academic Journal
Accession number :
174030651
Full Text :
https://doi.org/10.1002/cta.3733