Back to Search
Start Over
An Automated Setup for the Characterization of Time-Based Degradation Effects Including the Process Variability in 40-nm CMOS Transistors.
- Source :
-
IEEE Transactions on Instrumentation & Measurement . 2021, Vol. 70, p1-10. 10p. - Publication Year :
- 2021
-
Abstract
- This article reports a test chip design in commercial 40-nm process technology to characterize the level of time-based degradation in metal–oxide–semiconductor field-effect transistors (MOSFETs). The two phenomena that have been concentrated on are the bias temperature instability (BTI) and the hot carrier injection (HCI). Stress tests have been carried out on both n- and p-MOSFETs with large channel widths and shorter channel lengths, as practically observed in analog and radio frequency circuits. Reliability characterization has been extended to cover the body effect and the impact of process variations both at prestress and poststress stages. The results demonstrate that the designed test chip has been instrumental in observing the extent of degradation due to BTI and HCI. Furthermore, both the body effect and the poststress variability have been found to affect the transistor and circuit performance significantly. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 00189456
- Volume :
- 70
- Database :
- Academic Search Index
- Journal :
- IEEE Transactions on Instrumentation & Measurement
- Publication Type :
- Academic Journal
- Accession number :
- 170415628
- Full Text :
- https://doi.org/10.1109/TIM.2021.3090175