Back to Search Start Over

Blocks: Challenging SIMDs and VLIWs With a Reconfigurable Architecture.

Authors :
Wijtvliet, M.
Kumar, A.
Corporaal, H.
Source :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems. Sep2022, Vol. 41 Issue 9, p2915-2928. 14p.
Publication Year :
2022

Abstract

Demand for coarse grain reconfigurable architectures (CGRAs) has significantly increased in recent years as architectures need to be both energy efficient and flexible. However, most CGRAs are optimized for performance instead of energy efficiency. In this work, a novel paradigm for reconfigurable architectures, Blocks, is presented. Blocks uses two separate circuit-switched networks, one for control and one for the data path. This enables the runtime construction of energy-efficient application-specific VLIW-SIMD processors on a reconfigurable fabric. Its energy efficiency is demonstrated by comparing Blocks to four reference architectures, a VLIW, an SIMD, a commercial low-power microprocessor, and a traditional CGRA. All comparisons are based on commercial low-power 40-nm CMOS layout, including memories. Results show that Blocks can achieve a mean total energy reduction of $2.05\times $ , $1.84\times $ , $8.01\times $ , and $1.22\times $ over a VLIW, an SIMD, an energy-efficient microprocessor and a traditional CGRA, respectively. At the same time, Blocks delivers equal or higher performance per area due to its ability to adapt to applications by reconfiguration. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02780070
Volume :
41
Issue :
9
Database :
Academic Search Index
Journal :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems
Publication Type :
Academic Journal
Accession number :
158649752
Full Text :
https://doi.org/10.1109/TCAD.2021.3120541