Back to Search Start Over

Recessed Channel Ferroelectric-Gate Field-Effect Transistor Memory With Ferroelectric Layer Between Dual Metal Gates.

Authors :
Kwak, Been
Lee, Kitae
Park, Noh-Hwal
Jeon, Seung Joon
Kim, Hyunwoo
Kwon, Daewoong
Source :
IEEE Transactions on Electron Devices. Mar2022, Vol. 69 Issue 3, p1054-1057. 4p.
Publication Year :
2022

Abstract

In this study, we demonstrate a novel recessed channel ferroelectric field-effect transistor (FeFET) with gate metal/ferroelectric (FE) layer/inter-metal (IM)/interlayer (IL)/Si stacks, which can be called as dual metal gates recessed channel FeFET (DM-RFeFET), for nonvolatile memory applications with high performance and robust reliability. Through technology computer-aided design (TCAD) simulations with calibrated FE and device model parameters, it is revealed that the DM-RFeFET can have the wide memory window (MW) and the possibility of endurance improvement by maximizing the area ratio of FE and IL without sacrificing the footprint. Furthermore, the guidelines for the DM-RFeFET design are provided in terms of recess depth and additional high- ${k}$ blocking layer between IM and IL to maximize the MW and to minimize IM charging by the gate leakage current. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
69
Issue :
3
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
156372578
Full Text :
https://doi.org/10.1109/TED.2022.3144621