Back to Search Start Over

Accelerating the SM3 hash algorithm with CPU‐FPGA Co‐Designed architecture.

Authors :
Huang, Xiaoying
Guo, Zhichuan
Song, Mangu
Zeng, Xuewen
Source :
IET Computers & Digital Techniques (Wiley-Blackwell). Nov2021, Vol. 15 Issue 6, p427-436. 10p.
Publication Year :
2021

Abstract

SM3 hash algorithm developed by the Chinese Government is used in various fields of information security, and it is being widely used in commercial security products. However, the performance of implementation on the software architecture is not sufficient for high‐speed applications. This study proposes a CPU‐FPGA co‐designed architecture which offloads the SM3 function on field‐programmable gate array so that high throughput can be achieved. The architecture can execute the SM3 hash algorithm with 16 concurrent streams or more, which means that multiple data streams can be processed in parallel. This design is implemented on the Xilinx XCKU115‐flva1517‐2‐e device and Dell commercial server, and the throughput of this design can reach up to 35.5 Gbps when 16 individual SM3 modules are processed in parallel. The proposed architecture results in an excellent performance in the CPU‐FPGA‐coupled environment. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
17518601
Volume :
15
Issue :
6
Database :
Academic Search Index
Journal :
IET Computers & Digital Techniques (Wiley-Blackwell)
Publication Type :
Academic Journal
Accession number :
152886617
Full Text :
https://doi.org/10.1049/cdt2.12034