Back to Search Start Over

Reverse Calculation-Based Low Memory Turbo Decoder for Power Constrained Applications.

Authors :
Zhan, Ming
Pang, Zhibo
Yu, Kan
Wen, Hong
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Jun2021, Vol. 68 Issue 6, p2688-2701. 14p.
Publication Year :
2021

Abstract

Turbo codes are a family of near Shannon limit error correction coding schemes that usually are adopted for wireless data transmission. To reduce the power dissipation of a long-term evolution (LTE) advanced turbo decoder, in this paper, we propose a reverse calculation based low memory turbo decoder architecture by partitioning the trellis diagram and simplifying the max* operator. The designed forward state metrics calculation architecture is merged with two classical decoding schemes. Through field programmable gate array (FPGA) hardware implementation, the state metrics cache (SMC) capacity is reduced by 65%, the power dissipation of the reverse calculation architecture is significantly reduced for all tested clock frequencies, and the decoding performance is not affected as compared with classical decoding schemes. The proposed reverse calculation architecture is an effective technique to achieve better decoding performance for power-constrained applications. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
68
Issue :
6
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
150557604
Full Text :
https://doi.org/10.1109/TCSI.2021.3068623