Back to Search Start Over

Low‐Power Complementary Inverter with Negative Capacitance 2D Semiconductor Transistors.

Authors :
Wang, Jingli
Guo, Xuyun
Yu, Zhihao
Ma, Zichao
Liu, Yanghui
Lin, Ziyuan
Chan, Masun
Zhu, Ye
Wang, Xinran
Chai, Yang
Source :
Advanced Functional Materials. 11/11/2020, Vol. 30 Issue 46, p1-8. 8p.
Publication Year :
2020

Abstract

A fundamental limit for the supply voltage of conventional field‐effect transistors is the long high‐energy tail of the Boltzmann distribution of the carrier population at the source junction, which requires a gate voltage at least 60 mV to change one decade of current. Here 2D semiconductors are adopted as channel materials and hafnium zirconium oxide (HZO) as negative capacitance (NC) gate stack to realize low‐power complementary logic inverter. With HZO/Al2O3 NC gate stack, the 2D semiconductor field‐effect transistor (FET) shows an average subthreshold slope less than Boltzmann limit (as low as 18 mV dec−1) at room temperature for both forward and reverse gate voltage sweeps, which allows to reach the same ON‐state current at a lower Vdd without increasing the OFF‐state current. The drain current can be modulated by 5 × 104 within 220 mV, still exhibiting average SS below 60 mV dec−1. By constructing van der Waals contact to improve the charge injection and control the carrier type, unipolar p‐type WSe2 FET with reduced hole Schottky barrier height is achieved. The complementary inverter with MoS2 and WSe2 NCFETs shows the power consumption of 68 pW. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
1616301X
Volume :
30
Issue :
46
Database :
Academic Search Index
Journal :
Advanced Functional Materials
Publication Type :
Academic Journal
Accession number :
146976031
Full Text :
https://doi.org/10.1002/adfm.202003859