Back to Search Start Over

A power efficient PFD-CP architecture for high speed clock and data recovery application.

Authors :
Maiti, Madhusudan
Saw, Suraj Kumar
Nath, Vijay
Majumder, Alak
Source :
Microsystem Technologies. Dec2019, Vol. 25 Issue 12, p4615-4624. 10p.
Publication Year :
2019

Abstract

This paper explores a speed and power improved dead zone free, low gate count CMOS phase frequency detector with charge pump (PFD-CP) for clock and data recovery application. Implemented in 90 nm CMOS technology, the proposed circuit configuration estimates a layout area of 420.66 μm2 and burns a low power as small as 172.10 μW when simulated with 5 GHz frequency at a power supply of 1.2 V at Cadence Virtuoso platform. With the elimination of reset path available in conventional PFD, this architecture doesn't only become blind zone free, but it also offers a lower phase noise and output noise of − 142.46 dBc/Hz and − 131.145 dBc/Hz respectively at 1 MHz offset. We have also studied the performance metrics with skew and without skew at different extreme corners for schematic and post layout to manifest the variation awareness and robustness of the circuit. The scalability of the circuit arrangement is also endorsed at lower CMOS technology. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
09467076
Volume :
25
Issue :
12
Database :
Academic Search Index
Journal :
Microsystem Technologies
Publication Type :
Academic Journal
Accession number :
139655509
Full Text :
https://doi.org/10.1007/s00542-019-04458-4