Back to Search Start Over

A polycrystalline-silicon dual-gate MOSFET-based 1T-DRAM using grain boundary-induced variable resistance.

Authors :
Yoon, Young Jun
Seo, Jae Hwa
Cho, Seongjae
Lee, Jong-Ho
Kang, In Man
Source :
Applied Physics Letters. 5/6/2019, Vol. 114 Issue 18, pN.PAG-N.PAG. 5p. 1 Diagram, 5 Graphs.
Publication Year :
2019

Abstract

A polycrystalline-silicon (poly-Si) dual-gate MOSFET-based one-transistor dynamic random-access memory (1T-DRAM) cell was developed using grain boundary (GB)-induced barrier effects. The program/erase operation of the 1T-DRAM is performed by trapping/detrapping charges in GB traps. The trapped charges cause variations in the grain energy barrier of the storage region, which forms the sensing margin of the 1T-DRAM. The proposed cell achieved a high sensing margin of 4.45 μA/μm and a long retention time (>100 ms) at a high temperature of 373 K (100 °C). [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00036951
Volume :
114
Issue :
18
Database :
Academic Search Index
Journal :
Applied Physics Letters
Publication Type :
Academic Journal
Accession number :
136401934
Full Text :
https://doi.org/10.1063/1.5090934