Back to Search
Start Over
Warpage Measurements and Characterizations of Fan-Out Wafer-Level Packaging With Large Chips and Multiple Redistributed Layers.
- Source :
-
IEEE Transactions on Components, Packaging & Manufacturing Technology . Oct2018, Vol. 8 Issue 10, p1729-1737. 9p. - Publication Year :
- 2018
-
Abstract
- In this paper, the warpages of a chip-first and die face-up fan-out wafer-level packaging (FOWLP) with a very large silicon chip (10 mm $\times \,\, 10$ mm $\times \,\, 0.15$ mm) and three redistributed layers are measured and characterized. Emphasis is placed on the measurement and 3-D finite-element simulation of the warpages during the FOWLP fabrication processes, especially for: 1) right after postmold cure; 2) right after backgrinding of the epoxy molding compound to expose the Cu-contact pads; and 3) the individual package (right after the solder ball mounting and dicing) versus surface mount technology reflow temperatures. The simulation results are compared to the measurement results. Some recommendations on controlling the warpages are provided. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 21563950
- Volume :
- 8
- Issue :
- 10
- Database :
- Academic Search Index
- Journal :
- IEEE Transactions on Components, Packaging & Manufacturing Technology
- Publication Type :
- Academic Journal
- Accession number :
- 132313538
- Full Text :
- https://doi.org/10.1109/TCPMT.2018.2848666