Back to Search
Start Over
A Simple SR Gate Driving Circuit With Reduced Gate Driving Loss for Phase-Shifted Full-Bridge Converter.
- Source :
-
IEEE Transactions on Power Electronics . Nov2018, Vol. 33 Issue 11, p9310-9317. 8p. - Publication Year :
- 2018
-
Abstract
- The phase-shifted full-bridge (PSFB) converter with synchronous rectifier (SR) is one of the most attractive dc–dc converters for the server power supply due to its high power capability and small secondary ripple current with the output inductor. Moreover, it can more reduce the secondary conduction loss by using parallel-connected mosfets in SR. However, due to large input capacitance of the parallel-connected mosfets in SR, the PSFB converter has large SR gate driving loss, which particularly degrades the light load efficiency. Thus, in this paper, one additional resistor is added to the conventional SR gate driving circuit to recycle the gate driving energy. As a result, the proposed circuit can improve the light load efficiency of the PSFB converter without operation mode change, additional controls, and complex circuits. The most advantage of the proposed circuit is that it is very simple and available to any other SR gate driver IC. The validity of the proposed circuit is confirmed by experimental results from a prototype with 340–400 V input and 12 V/66.66 A output. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 08858993
- Volume :
- 33
- Issue :
- 11
- Database :
- Academic Search Index
- Journal :
- IEEE Transactions on Power Electronics
- Publication Type :
- Academic Journal
- Accession number :
- 131289068
- Full Text :
- https://doi.org/10.1109/TPEL.2018.2789340