Back to Search
Start Over
A Reduced Hardware ISI and Mismatch Shaping DEM Decoder.
- Source :
-
Circuits, Systems & Signal Processing . Jun2018, Vol. 37 Issue 6, p2299-2317. 19p. - Publication Year :
- 2018
-
Abstract
- This paper presents a dynamic element matching (DEM) decoder incorporating both intersymbol interference (ISI) and mismatch error shaping. From the analysis of ISI error in multi-bit DACs, an algorithm is developed that deterministically controls the element transitions, such that on each conversion cycle the instantaneous number of on transitions is set to a constant value, while the instantaneous number of off transitions varies with the decoder input signal. The technique achieves greater ISI error mitigation than previous approaches using less hardware. To further reduce the logic area, a hierarchical DEM structure, whereby the DEM decoder is split into multiple sub-DEM decoders, is presented. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 0278081X
- Volume :
- 37
- Issue :
- 6
- Database :
- Academic Search Index
- Journal :
- Circuits, Systems & Signal Processing
- Publication Type :
- Academic Journal
- Accession number :
- 129180210
- Full Text :
- https://doi.org/10.1007/s00034-017-0681-8