Back to Search Start Over

Strained Germanium Gate-All-Around pMOS Device Demonstration Using Selective Wire Release Etch Prior to Replacement Metal Gate Deposition.

Authors :
Witters, L.
Arimura, H.
Sebaai, F.
Hikavyy, A.
Milenin, A. P.
Loo, R.
De Keersgieter, A.
Eneman, G.
Schram, T.
Wostyn, K.
Devriendt, K.
Schulze, A.
Lieten, R.
Bilodeau, S.
Cooper, E.
Storck, P.
Chiu, E.
Vrancken, C.
Favia, P.
Vancoille, E.
Source :
IEEE Transactions on Electron Devices. Nov2017, Vol. 64 Issue 11, p4587-4593. 7p.
Publication Year :
2017

Abstract

Strained Ge p-channel gate-all-around (GAA) devices with Si-passivation are demonstrated on high-density 45-nm active pitch starting from 300-mm SiGe strain relaxed buffer wafers. While single horizontal Ge nanowire (NW) devices are demonstrated, the process flow described in this paper can be adjusted to make vertically stacked horizontal Ge NWs to increase the drive per footprint. The demonstrated short-channel devices have round Ge NWs with 9-nm diameter and are the Ge GAA devices with the smallest channel and gate dimensions (LG = 40 nm) published to date. Electrostatics and off-state leakage are maintained down to the shortest gate lengths studied, showing drain-induced barrier lowering of 30 mV/V and sub20 nA/μm Ioff at VDD = -0.5 V and LG = 40 nm. The short-channel device subthreshold slope SS and performance can be further improved by use of high-pressure annealing in hydrogen, yielding the best SSLIN and SSSAT of 71 and 76 mV/dec reported so far for any LG = 40-nm Ge pMOS channel device. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
00189383
Volume :
64
Issue :
11
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
127950385
Full Text :
https://doi.org/10.1109/TED.2017.2756671