Back to Search Start Over

A 7.4 ps FPGA-Based TDC with a 1024-Unit Measurement Matrix.

Authors :
Min Zhang
Hai Wang
Yan Liu
Source :
Sensors (14248220). Apr2017, Vol. 17 Issue 4, p865. 18p.
Publication Year :
2017

Abstract

In this paper, a high-resolution time-to-digital converter (TDC) based on a field programmable gate array (FPGA) device is proposed and tested. During the implementation, a new architecture of TDC is proposed which consists of a measurement matrix with 1024 units. The utilization of routing resources as the delay elements distinguishes the proposed design from other existing designs, which contributes most to the device insensitivity to variations of temperature and voltage. Experimental results suggest that the measurement resolution is 7.4 ps, and the INL (integral nonlinearity) and DNL (differential nonlinearity) are 11.6 ps and 5.5 ps, which indicates that the proposed TDC offers high performance among the available TDCs. Benefitting from the FPGA platform, the proposed TDC has superiorities in easy implementation, low cost, and short development time. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
14248220
Volume :
17
Issue :
4
Database :
Academic Search Index
Journal :
Sensors (14248220)
Publication Type :
Academic Journal
Accession number :
122915083
Full Text :
https://doi.org/10.3390/s17040865