Back to Search Start Over

ESD Protection Design With Stacked High-Holding-Voltage SCR for High-Voltage Pins in a Battery-Monitoring IC.

Authors :
Dai, Chia-Tsen
Ker, Ming-Dou
Source :
IEEE Transactions on Electron Devices. May2016, Vol. 63 Issue 5, p1996-2002. 7p.
Publication Year :
2016

Abstract

For high-voltage (HV) applications, the electrostatic discharge (ESD) protection design using a traditional HV device, such as laterally diffused MOSFETs, usually consumes large silicon area to meet sufficient ESD specification. In this paper, an area-efficient ESD protection design with stacked high-holding-voltage silicon-controlled rectifier (HHVSCR) is proposed and verified in a 0.25- \mu \textm 5/60 V Bipolar-CMOS-DMOS process. The proposed HHVSCR is fabricated in low-voltage wells and has the characteristics of HHV and high failure current with the same silicon area as the traditional SCR. From the experimental results, the proposed HHVSCR stacking structure can fit the desired ESD protection design window for the 60 V pins of a battery-monitoring IC and successfully protect these 60 V pins against 7-kV human-body-mode ESD stress. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
63
Issue :
5
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
114706479
Full Text :
https://doi.org/10.1109/TED.2016.2544382