Back to Search Start Over

Investigation of Noise-Margin-Enhanced and Low-Power Memory Techniques for SoC Applications.

Authors :
Gong, Cihun-Siyong
Source :
Circuits, Systems & Signal Processing. Apr2015, Vol. 34 Issue 4, p1115-1128. 14p.
Publication Year :
2015

Abstract

A new memory design with a simple six-transistor memory cell achieves an enhanced read static noise margin. Based on using 'pre-equalize' rather than 'pre-charge' at the beginning of a read operation, the cross-coupled inverters of the memory cell have a switching threshold close to that of the conventional CMOS inverter circuit, thus achieving both compactness and increased data stability. The proposed can also potentially dramatically decrease power dissipation in conventional memory counterparts. Both simulations and measurements were carried out as proof of concept. The proposed memory hardware techniques are simple to implement and highly practical, making it quite competitive with other currently used methods. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
0278081X
Volume :
34
Issue :
4
Database :
Academic Search Index
Journal :
Circuits, Systems & Signal Processing
Publication Type :
Academic Journal
Accession number :
101678358
Full Text :
https://doi.org/10.1007/s00034-014-9898-y